## Aprithmetic Logic Unit

Addition and Subtraction of Signed Numbers

|   |    |            |            |        | 1            |            |
|---|----|------------|------------|--------|--------------|------------|
| 1 | Νί | - Yí       | Ci.        | Sum Si | Carry-out Ci | <b>٠</b> ١ |
|   | 0  | 0          | $\bigcirc$ | 0      | 0            |            |
|   | 0  | O.·        | t          | 1      | 0            |            |
|   | 0  | 1          | 0          | }      | 0            |            |
|   | 0  | 1          | ١          | 0      | 1 -          |            |
|   | l  | $\Diamond$ | $\bigcirc$ | 1      | 0            |            |
|   | 1  | 0 ·        | 1          | 0      | 1 -          |            |
|   | 1  | ١,         | 0          | 0      |              |            |
|   | {  | 10         | 1          | 1      | 1            | ~          |
|   |    | 1          | L          |        | 2. MI        |            |

Si = Ti yi Ci + Ni yi Ci + Ni yi Ci + Ni Yi Ci - Ni Yi Ci + Ni Yi Ci - Ni Yi Ci + Ni Yi Ci + Ni Yi = Mi Yi Ci + Ni Yi Ci + Ni Yi

= 7/2 (1' + 74' (1' + 74' 71'





nutriffle - carry adder



X-Y X+Y

Cn-1 2(n-1)+1 gal del.

12 30/07/1982 79 980 b

600

Carry-out generated if Gi=1, Ni=1, Yi=1, independent of Ci Carry-out propagate if Pi=1, Ni=1 or Yi=1



## Wi Mi NOY/11-13

## 4-bit Adder.

$$C_{4} = G_{3} + P_{3}(3)$$

$$= G_{3} + P_{3}(G_{2} + P_{2}G_{1} + P_{2}P_{1}G_{0} + P_{2}P_{1}P_{0}G_{0})$$

$$= G_{3} + P_{3}(G_{2} + P_{3}P_{2}G_{1} + P_{3}P_{2}P_{1}G_{0} + P_{3}P_{2}P_{1}P_{0}G_{0})$$

$$= G_{3} + P_{3}G_{2} + P_{3}P_{2}G_{1} + P_{3}P_{2}P_{1}G_{0} + P_{3}P_{2}P_{1}G_{0} + P_{3}P_{2}P_{1}G_{0}$$



# delay for Carry out - one gate delay for senerality Gi /Pi

AND-OR gate for Carry out

Total 3 gate delay.

# delay for sum at G: X-OR 4 gate delay.

# gate delay in riffle lorry; > 2×n > 8/8

## Cascading the 4-bit Carry bokahead adder



# Grate delay at Cy for Carry-out: 3

3+2(AND-TR) # 11 11

3+6/2=15

C32 4 11 : 15+2 = 17

Sum 53, gate delay: 17+1 (X-OR)



17 gate dolay ..

-17+1 = 18 Sat delay





$$= G_{2} + P_{2} G_{1} + P_{2} G_{1} + P_{3} P_{2} G_{4} + P_{3} P_{2}^{T} F_{6} G_{6} + P_{3}^{T} P_{1}^{T} F_{6} G_{6}$$

$$C_{16} = G_{3} + P_{3}^{T} G_{2} + P_{3}^{T} G_{2} + P_{3}^{T} P_{2}^{T} G_{6} + P_{3}^{T} P_{2}^{T} F_{6} G_{6}$$

C4, C8, C12, C16 > AND/OR, POCO/PICO · Total 5 gate delay for Cy, C8, G2 Gb

ERO (13, C14, (15 Will require 2 gats dely after presentis C12 = 5+2 > 7 gats.

Sis? one more gat daly: 7+1= 88.

32-bit adder Using. 2-16 bit higher level (first) Generaling.

and Propagate function.



820, C24, C28, C32 Will be generated ofter 2 gat tely. = 7+2 = 9 gate-delar.

 $C_{16} \rightarrow \text{need } 5 \text{ gate delay}$   $C_{20}|C_{24}|C_{28}|C_{32} \text{ needs } 5+2 = 7 \text{ gate delay}$   $C_{31} \rightarrow 7+2 \rightarrow 9 \text{ gate dealy}$   $C_{31} \rightarrow 9+1 = 10 \text{ gate delay}$ 

12-gate for Second lavel Generato Profants.

7 gate delay for Cys Cos Cys Coy (3 -> 12+ land PF/B2
2 -> 2nd law PP 6.8
2 -> 2nd law PP 6.8
2 -> AND/OR)

Cys > C52 -> C56 -> C60 -> C64
-> 7+2+2 -> C63 8at dela.

11+1 -> 363 get deles.